Part Number Hot Search : 
VC402 MAB03048 039543 2N60B TPJNENF VCP65AXT SSCNE555 N3292X
Product Description
Full Text Search
 

To Download ADP3333 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 a
FEATURES High Accuracy Over Line and Load: 0.8% @ 25 C, 1.8% Over Temperature Ultralow Dropout Voltage: 230 mV (Max) @ 300 mA Requires Only CO = 1.0 F for Stability anyCAP = Stable with Any Type of Capacitor (Including MLCC) Current and Thermal Limiting Low Noise Low Shutdown Current: < 1 A 2.6 V to 12 V Supply Range -40 C to +85 C Ambient Temperature Range Ultrasmall 8-Lead MSOP Package APPLICATIONS Cellular Phones PCMCIA Cards Personal Digital Assistants (PDAs) DSP/ASIC Supplies
High Accuracy Ultralow IQ, 300 mA, anyCAP(R) Low Dropout Regulator ADP3333
FUNCTIONAL BLOCK DIAGRAM
IN THERMAL PROTECTION Q1 OUT
ADP3333
CC gm
R1
DRIVER SD
R2 BANDGAP REF
GND
GENERAL DESCRIPTION
ADP3333 is a member of the ADP333x family of precision low dropout anyCAP voltage regulators. Pin-compatible with the MAX8860, the ADP3333 operates with a wider input voltage range of 2.6 V to 12 V and delivers a load current up to 300 mA. ADP3333 stands out from other conventional LDOs with a novel architecture and an enhanced process that enables it to offer performance advantages over its competition. Its patented design requires only a 1.0 F output capacitor for stability. This device is insensitive to output capacitor Equivalent Series Resistance (ESR), and is stable with any good quality capacitor, including ceramic (MLCC) types for space-restricted applications. ADP3333 achieves exceptional accuracy of 0.8% at room temperature and 1.8% over temperature, line and load variations. The dropout voltage of ADP3333 is only 140 mV (typical) at 300 mA. This device also includes a safety current limit, thermal overload protection and a shutdown feature. In shutdown mode, the ground current is reduced to less than 1 A. The ADP3333 has ultralow quiescent current, 70 A (typ) in light load situations.
ADP3333
NC VIN CIN 1F SD OFF ON NC = NO CONNECT IN OUT COUT 1F VOUT
GND
Figure 1. Typical Application Circuit
anyCAP is a registered trademark of Analog Devices, Inc.
REV. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 2001
ADP3333-SPECIFICATIONS1 (V
Parameter OUTPUT Voltage Accuracy2 Symbol VOUT
IN
= 6.0 V, CIN = COUT = 1.0 F, TJ = -40 C to +125 C, unless otherwise noted)
Min 0.8 Typ Max 0.8 Unit %
Condition VIN = VOUTNOM 0.3 V to 12 V IL = 0.1 mA to 300 mA TJ = 25C VIN = VOUTNOM 0.3 V to 12 V IL = 0.1 mA to 300 mA VIN = VOUTNOM 0.3 V to 12 V TJ = 25C IL = 0.1 mA to 300 mA TJ = 25C VOUT = 98% of VOUTNOM IL = 300 mA IL = 200 mA IL = 0.1 mA VIN = VOUTNOM + 1 V f = 10 Hz-100 kHz, CL = 10 F IL = 300 mA IL = 300 mA IL = 300 mA, TJ = 25C IL = 300 mA, TJ = 85C IL = 200 mA IL = 10 mA IL = 0.1 mA VIN = VOUTNOM - 100 mV IL = 0.1 mA, VIN = VOUTNOM - 100 mV IL = 0.1 mA, TJ = 0C to 125C SD = 0 V, VIN = 12 V ON OFF 0 SD 12 V 0 SD 5 V TJ = 25C VIN = 12 V TJ = 125C VIN = 12 V
-1.8 0.04 0.04
+1.8
% mV/V mV/mA
Line Regulation2 Load Regulation Dropout Voltage VDROP
Peak Load Current Output Noise GROUND CURRENT In Regulation
ILDPK VNOISE
140 105 30 600 45
230 185
mV mV mV mA V rms
IGND
In Dropout
IGND
2.0 2.0 1.5 1.4 200 70 70 70 0.01 2.0 0.85 0.8 0.01 0.01
5.5 4.3 3.3 275 100 190 160 1
mA mA mA mA A A A A A V V A A A A
In Shutdown SHUTDOWN Threshold Voltage SD Input Current Output Current In Shutdown
NOTES 1 Application stable with no load. 2 VIN = 2.6 V for models with VOUTNOM 2.3 V. Specifications subject to change without notice.
IGNDSD VTHSD ISD IOSD
0.4 7 4.5 1 1
-2-
REV. 0
ADP3333
ABSOLUTE MAXIMUM RATINGS* PIN FUNCTION DESCRIPTIONS
Input Supply Voltage . . . . . . . . . . . . . . . . . . . -0.3 V to +16 V Shutdown Input Voltage . . . . . . . . . . . . . . . . -0.3 V to +16 V Power Dissipation . . . . . . . . . . . . . . . . . . . Internally Limited Operating Ambient Temperature Range . . . . -40C to +85C Operating Junction Temperature Range . . . -40C to +125C JA (4-layer) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158C/W JA (2-layer) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220C/W Storage Temperature Range . . . . . . . . . . . . -65C to +150C Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . 300C Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . 215C Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220C
*This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged.
Pin 1 2
Mnemonic Function OUT IN Output of the Regulator. Bypass to ground with a 1.0 F or larger capacitor. Input pin. Bypass to ground with a 1.0 F or larger capacitor. Ground Pin No Connect Active Low Shutdown Pin. Connect to ground to disable the regulator output. When shutdown is not used, his pin should be connected to the input pin
3 GND 4-6, 8 NC 7 SD
ORDERING GUIDE
Model ADP3333ARM-1.5 ADP3333ARM-1.8 ADP3333ARM-2.5 ADP3333ARM-2.77 ADP3333ARM-3 ADP3333ARM-3.15 ADP3333ARM-3.3 ADP3333ARM-5
Output Voltage 1.5 V 1.8 V 2.5 V 2.77 V 3V 3.15 V 3.3 V 5V
Package Option RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8) RM-8 (MSOP-8)
Branding Information LKA LKB LKC
PIN CONFIGURATION
OUT 1 IN 2
8
NC SD
ADP3333
7
TOP VIEW GND 3 (Not to Scale) 6 NC NC* 4
5
NC
NC = NO CONNECT
LKD LKE LKF LKG LKH
*CAN BE CONNECTED TO ANY OTHER PIN.
CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3333 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
REV. 0
-3-
ADP3333 -Typical Performance Characteristics
2.502 0mA 2.500 VOUT = 2.5V
2.502 2.500
OUTPUT VOLTAGE - V
140
VIN = 6V VOUT = 2.5V
IL = 100 A 120
VOUT = 2.5V
2.498 100mA 2.496 2.494 200mA 2.492 300mA 2.490 2.488 3 4 5 6 8 7 9 10 INPUT VOLTAGE - V 11 12
2.498 2.496 2.494 2.492 2.490 2.488 0 50 150 250 200 100 OUTPUT LOAD - mA 300
GROUND CURRENT - A
OUTPUT VOLTAGE - V
100 80 60 40 20 0 IL = 0
0
2
4 6 8 10 INPUT VOLTAGE - Volts
12
TPC 1. Line Regulation Output Voltage vs. Supply Voltage
TPC 2. Output Voltage vs. Load Current
TPC 3. Ground Current vs. Supply Voltage
2.5 VIN = 6V
GROUND CURRENT - mA
GROUND CURRENT - mA
2.0
1.0 0.9 0.8 0.7
3.5 0 3.0 200mA IL = 300mA 2.5 2.0 1.5 1.0 0.5 0 -25 0 25 50 75 100 JUNCTION TEMPERATURE - C 125 IL = 0mA 0 -50 -25 0 25 50 75 100 125 IL = 200mA IL = 100mA VIN = 6V
OUTPUT CHANGE - %
1.5
0.6 0.5 0.4 0.3 0.2 0.1 0.0 -0.1 -0.2 -0.3 300mA
1.0
0.5
0 0 50 100 150 200 OUTPUT LOAD - mA 250 300
-0.4 -50
JUNCTION TEMPERATURE - C
TPC 4. Ground Current vs. Load Current
TPC 5. Output Voltage Variation % vs. Junction Temperature
TPC 6. Ground Current vs. Junction Temperature
0.16
INPUT/OUTPUT VOLTAGE - mV
0.14
INPUT/OUTPUT VOLTAGE - V
VOUT - V
0.12 0.10 0.08 0.06 0.04 0.02 0
3.0 2.5 2.0 1.5
VOUT = 2.5V SD = VIN RL = 8.3
3 2 1 0
COUT = 1 F
COUT = 10 F
VIN - V
1.0 0.5 0 1 2 3 TIME - Sec 4
4 2 0 200 400 600 TIME - s VOUT = 2.5V SD = VIN RL = 8.3 800
0
50
100 150 200 OUTPUT LOAD - mA
250
300
TPC 7. Dropout Voltage vs. Output Current
TPC 8. Power-Up/Power-Down
TPC 9. Power-Up Response
-4-
REV. 0
ADP3333
2.52
VOUT - V
2.51 2.50 2.49
VOUT - V
2.51 2.50 2.49
Volts
VOUT = 2.5V RL = 8.3 CL = 1 F
2.52
VOUT = 2.5V RL = 8.3 CL = 10 F
2.7 2.6 2.5 2.4 300
VIN = 4V VOUT = 2.5V CL = 1 F
VIN - V
VIN - V
3.00 40 80 140 TIME - s 180
3.00 40 80 140 TIME - s 180
mA
3.50
3.50
10 200 400 600 TIME - s 800
TPC 10. Line Transient Response
TPC 11. Line Transient Response
TPC 12. Load Transient Response
2.7
Volts
Volts
VOUT
2.6 2.5 2.4
VIN = 4V VOUT = 2.5V CL = 10 F
3 1F 2.5 0 3 2 VIN = 6V
VSD
2 1 0 1F 2 0 200 400 600 TIME - s 10 F
10 F
300
mA
1 10 200 400 TIME - s 600 800 0 VIN = 6V 200 400 600 TIME - s 800
VIN = 6V VOUT = 2.5V RL = 8.3
A
800
TPC 13. Load Transient Response
TPC 14. Short Circuit Current
TPC 15. Turn ON-Turn OFF Response
-20 -30
120
100
VOUT = 2.2V CL = 1 F IL = 500mA CL = 1 F IL = 50 A
VOLTAGE NOISE SPECTRAL DENSITY - V/ Hz
CL = 10 F IL = 500mA
RMS NOISE - V
VOUT = 2.5V IL = 1mA CL = 10 F CL = 1 F
100
RIPPLE REJECTION - dB
10
-40 -50 -60 -70 -80 -90 10 100
80
1
60 300mA 40 0mA
0.1
CL = 10 F IL = 50 A 1k 10k 100k FREQUENCY - Hz 1M 10M
0.01
20 0 0 10 20 CL - 30 F 40 50
0.001 10
100
1k 10k 100k FREQUENCY - Hz
1M
TPC 16. Power Supply Ripple Rejection
TPC 17. RMS Noise vs. CL (10 Hz-100 kHz)
TPC 18. Output Noise Density
REV. 0
-5-
ADP3333
THEORY OF OPERATION
The new anyCAP LDO ADP3333 uses a single control loop for regulation and reference functions see (Figure 2). The output voltage is sensed by a resistive voltage divider consisting of R1 and R2 which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.
INPUT Q1 COMPENSATION CAPACITOR NONINVERTING WIDEBAND DRIVER gm PTAT VOS R4 OUTPUT ATTENUATION (VBANDGAP /V OUT) R3 D1 FB PTAT CURRENT R2 (a) RLOAD
designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature. With the ADP3333 anyCAP LDO, this is no longer true. It can be used with virtually any good quality capacitor, with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 1 F capacitor on the output. Additional advantages of the pole splitting scheme include superior line noise rejection and very high regulator gain which leads to excellent line and load regulation. An impressive 1.8% accuracy is guaranteed over line, load and temperature. Additional features of the circuit include current limit and thermal shutdown.
R1 CLOAD
APPLICATION INFORMATION Capacitor Selection Output Capacitor
ADP3333
GND
Figure 2. Functional Block Diagram
A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that at equilibrium it produces a large, temperature-proportional input "offset voltage" that is repeatable and very well controlled. The temperature proportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design. The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1 and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider so that the error resulting from base current loading in conventional circuits is avoided. The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole splitting arrangement to achieve reduced sensitivity to the value, type and ESR of the load capacitance. Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make
The stability and transient response of the LDO is a function of the output capacitor. The ADP3333 is stable with a wide range of capacitor values, types and ESR (anyCAP). A capacitor as low as 1.0 F is all that is needed for stability; larger capacitors can be used if high current surges on the output are anticipated. The ADP3333 is stable with extremely low ESR capacitors (ESR 0), such as Multilayer Ceramic Capacitors (MLCC) or OSCON. Note that the effective capacitance of some capacitor types fall below the minimum over temperature or with dc voltage. Ensure that the capacitor provides at least 1.0 F of capacitance over temperature and dc bias.
Input Bypass Capacitor
An input bypass capacitor is not strictly required but it is recommended in any application involving long input wires or high source impedance. Connecting a 1.0 F capacitor from the input to ground reduces the circuit's sensitivity to PC board layout and input transients. If a larger output capacitor is necessary then a larger value input capacitor is also recommended.
Output Current Limit
The ADP3333 is short circuit protected by limiting the pass transistor's base drive current. The maximum output current is limited to about 1 A. See TPC 14.
Thermal Overload Protection
The ADP3333 is protected against damage due to excessive power dissipation by its thermal overload protection circuit. Thermal protection limits the die temperature to a maximum of 165C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where the die temperature starts to rise above 165C, the output current will be reduced until the die temperature has dropped to a safe level. Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, the device's power dissipation should be externally limited so that the junction temperature will not exceed 125C.
-6-
REV. 0
ADP3333
Calculating Junction Temperature Printed Circuit Board Layout Considerations
Device power dissipation is calculated as follows: PD = (VIN - VOUT ) I LOAD + (VIN ) IGND Where ILOAD and IGND are load current and ground current, VIN and VOUT are the input and output voltages respectively. Assuming the worst-case operating conditions are ILOAD = 300 mA, IGND = 2.6 mA, VIN = 4.0 V and VOUT = 3.0 V, the device power dissipation is: PD = (4.0 V - 3.0 V ) 300 mA + (4.2 V ) 2.0 mA = 308 mW The package used on the ADP3333 has a thermal resistance of 158C/W for 4-layer boards. The junction temperature rise above ambient will be approximately equal to:
T JA = 0.308 W x 158C / W = 48.7C
So, to limit the junction temperature to 125C, the maximum allowable ambient temperature is:
Use the following general guidelines when designing printed circuit boards: 1. Keep the output capacitor as close to the output and ground pins as possible. 2. Keep the input capacitor as close to the input and ground pins as possible. 3. PC board traces with larger cross sectional areas will remove more heat from the ADP3333. For optimum heat transfer, specify thick copper and use wide traces. 4. Connect the NC pins (Pins 5, 6, and 8) to ground for better thermal performance. 5. The thermal resistance can be decreased by approximately 10% by adding a few square centimeters of copper area to the lands connected to the pins of the LDO. 6. Use additional copper layers or planes to reduce the thermal resistance. Again, connecting the other layers to the ground and NC pins of the ADP3333 is best, but not necessary. When connecting the ground pad to other layers use multiple vias.
T A( MAX ) = 125C - 48.7C = 76.3C
Shutdown Mode
Applying a high signal to the shutdown pin, or connecting it to the input pin, will turn the output ON. Pulling the shutdown pin to 0.3 V or below, or connecting it to ground, will turn the output OFF. In shutdown mode, the quiescent current is reduced to less than 1 A.
REV. 0
-7-
ADP3333
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
8-Lead Mini/micro SOIC Package [Mini_SO] (RM-8)
C02615-1.5-7/01(0)
0.120 (3.05) 0.112 (2.84) 0.043 (1.09) 0.037 (0.94) 0.011 (0.28) 0.003 (0.08) 33 27 0.028 (0.71) 0.016 (0.41)
0.122 (3.10) 0.114 (2.90)
8
5
0.122 (3.10) 0.114 (2.90)
1 4
0.199 (5.05) 0.187 (4.75)
PIN 1 0.0256 (0.65) BSC 0.120 (3.05) 0.112 (2.84) 0.006 (0.15) 0.002 (0.05) 0.018 (0.46) SEATING 0.008 (0.20) PLANE
-8-
REV. 0
PRINTED IN U.S.A.


▲Up To Search▲   

 
Price & Availability of ADP3333

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X